Author: Wu, X.
Paper Title Page
MOP27 The Design and Implementation of Fast Machine Protection System for CSNS 151
 
  • P. Zhu, Y.C. He, D.P. Jin, Y.L. Zhang
    IHEP, Beijing, People’s Republic of China
  • L. Wang, X. Wu, K. Xue
    IHEP CSNS, Guangdong Province, People’s Republic of China
 
  The high-quality of fast machine protection system(FPS) is one of the significant conditions for the stable and reliable operation of the Chinese Spallation Neutron Source (CSNS) accelerator. Based on the design concept of high availability, high reliability and high maintainability, we adopt the distributed architecture based on "high-performance Field Programmable Gate Array (FPGA) chip + Gigabit Transceiver with Low Power (GTP)+ VME bus read and write by real-time", which is demonstrated the superior performance to satisfy the requirements of the CSNS accelerator during commissioning and operation. The main design and implementation include: (1) develop diversity signal interface boards achieving a flexible interaction; (2) explore and realize protection strategies improving beam efficiency; (3) self-define and implement the creative and practical functions enhancing the robustness of the system, such as signal heartbeat monitoring, fail-safe mechanism, automatic reset, and so on. The CSNS accelerator fast machine protection system has been put into operation for nearly five years with strong operability and availability, thorough traversal and response time-consuming tests.  
poster icon Poster MOP27 [0.830 MB]  
DOI • reference for this paper ※ https://doi.org/10.18429/JACoW-HB2021-MOP27  
About • Received ※ 30 October 2021 — Revised ※ 24 October 2021 — Accepted ※ 05 November 2021 — Issue date ※ 11 April 2022
Cite • reference for this paper using ※ BibTeX, ※ LaTeX, ※ Text/Word, ※ RIS, ※ EndNote (xml)