# A/D AND D/A PROCESSING UNIT FOR REAL TIME CONTROL OF SUSPENDED MASSES IN ADVANCED VIRGO INTERFEROMETER

M. Bitossi<sup>†,1</sup>, A. Gennai, D. Passuello, National Institute for Nuclear Physics, INFN, Pisa, Italy on behalf of the VIRGO Collaboration

<sup>1</sup>also at European Gravitational Observatory (EGO), Cascina (PI), Italy

# title of the work, publisher, and DOI. Abstract

author(s). Advanced VIRGO is the project to upgrade the VIRGO interferometric detector of gravitational waves and has been completed in 2017, allowing VIRGO to join with 2 LIGO in an observation state and the creation of the first  $\overline{2}$  network of three gravitational wave detectors. The goal of 5 Advanced VIRGO is the detection of gravitational waves. A major upgrade consisted of the design of a new control electronics of the seismic isolation systems called Super-Attenuators. We present a new compact A/D-D/A convernaintain sion and processing unit used in the Advanced VIRGO control electronics upgrade. The unit consists of an analog to digital conversion stage that samples the input signals. must E cesses and sends data to a Texas Instruments TMS320C6678 DSP using a POLE One Altera Cyclone IV GX FPGA that collects, pre-pro-TMS320C6678 DSP using a PCI Express GEN2 link with 2 lanes at 2.5 Gbps. The DSP processes data and sends out-<sup>±</sup> puts to the FPGA for feeding the digital to analog conver-5 sion stage. The unit is equipped with six low noise and distortion 4 MSPS - 24-Bit A/D converters and six low noise is and distortion 24-Bit D/A converters with sampling rates is up to 640 kHz in Direct Stream Digital (DSD) mode and ₹384 kHz in PCM mode. Two FPGA transceivers are used for PCI Express link while a third one is used for a custom 6 data transmission optical link. The TMS320C6678 is a multi-core fixed and floating point architecture DSP, with 0 eight cores running at 1.25 GHz. The unit has a dedicated gable into a custom MicroTCA backplane. Using multiple o units, sharing the same MicroTCA backplane and communicating via 4 Serial RapidIO lanes at 5 Gbps, it allows В composing a flexible and modular system with a large 20 number of channels suitable for the Advanced VIRGO control electronics.

## **INTRODUCTION**

the terms of the Modern Astrophysics detectors, such as LIGO [1] and VIRGO [2], have been upgraded [3][4] to improve their inder sensitivity with the aim of increasing the number of observable galaxies (and thus the detection rate) by three orused ders of magnitude. The goal of Advanced VIRGO is the B observation of gravitational waves, discovered with the  $\frac{1}{2}$  ger, opening a new observation window on the universe  $\frac{1}{8}$  [5]. One of the major upgrades are in tronics of the Super Attenuators (SA). SAs are complex from 1 mechanical structures used to insulate optical elements from seismic noise. The control electronics is used to man-

temail address: Massimiliano.bitossi@pi.infn.it

age sensors and actuators, namely accelerometers, displacement sensors, stepping motors and magnet-coil actuators placed in the Super Attenuators [6]. We present a flexible and easily expandable A/D-D/A conversion and processing unit based on a powerful DSP and one FPGA that controls up to six high-performance 24-bit A/D and six 24-bit D/A converters and process data, used in the Advanced VIRGO control electronics upgrade. Up to 16 units are used to control a single SA, hosted into two custom MicroTCA crates, for 10 SAs for the entire Advanced VIRGO upgrade.

### ARCHITECTURE

A photo of the unit is shown in Figure 1. The FPGA (Altera EP4C30GXCF23C7N) is responsible for interfacing A/D-D/A converters with the DSP (Texas Instruments TMS320C6678) through a PCI Express link x2 at 2.5Gbps. The FPGA takes care to set up D/A and A/D converters, distributing a start conversion signal so that all devices begin the conversion process at the same time; in addition, it takes care of receiving and transmitting GPS timing. Concerning the D/A converters, the digital data are sent using DSD and PCM data format. A sampling frequency up to 640 kHz and 384 kHz can be achieved using DSD and PCM data format respectively. Six parallel D/A channels are simultaneous managed. The FPGA also reads the digitized data coming from the A/D converters. All the A/D channels are read in parallel and then digitized signals are transmitted to FPGA using LVDS differential channels, with a maximum throughput of 4 MSPS per channel. Three PLL distributors take care of distributing all necessary clocks to the devices: PCI Express reference clock, A/D and D/A clock and general clock for DSP and FPGA. The DSP takes care of processing data, manages local controls and it interfaces through the MicroTCA backplane using Serial RapidIO protocols for communicating with other units for properly controlling a SA. Up to 16 units are necessary to equip and control an entire SA, for a total of 150 units for 10 SAs [6].

#### **SUPERATTENUATOR (SA)**

Superattenuator (SA), shown in Figure 2, is complex mechanical structure used for isolating the VIRGO interferometer from the seismic noise. SA is a chain of cascaded mechanical filters used for suspending and optical benches. SA is a low pass filter in all degrees of freedom, capable of attenuating the ground motion by a factor 10<sup>15</sup> at 10 Hz. Up to ten SAs are used for isolating the VIRGO interferometer from the seismic noise [6].

17th Int. Conf. on Acc. and Large Exp. Physics Control Systems ISBN: 978-3-95450-209-7 ISSN: 2226-0358

A/D and D/A Processing Unit is the core of the control electronics and it has been used for its upgrade. It will be described in detail in the next sections.



Figure 1: The most important unit parts have been highlighted: TMS320C6678 DSP and Altera CYIV GX FPGA are interfaced through PCI Express link x2 at 2.5 Gbps. The DSP can convey using Serial RapidIO and GbE through the MicroTCA backplane. An optical link and GPS timing is provided as well. Six low noise and distortion A/D-D/A channels are available.



Figure 2: in the figure, a SA is shown and part of the mechanical filter cascade is highlighted.

### D/A AND A/D CONVERSION PART

The D/A section is based on the Analog Devices AD1955, a high-performance 24-bit stereo audio playback system. It includes a multi-bit  $\Sigma - \Delta$  modulator, a digital interpolation filter, and a continuous differential output DAC. The choice of an audio converter was taken only after accurate testing in the sub-audio frequency range where chip behavior is not always fully specified by suppliers. The AD1955 is an optimum compromise between noise (i.e. effective number of bits), linearity, glitch energy and short conversion time. The device uses two data formats: PCM and DSD. In the DSD case, a DSD clock frequency of 5.12 MHz can be achieved with the limit of 640 kHz sampling frequency given by the internal DSD filter that cannot be bypassed. The advantage of DSD mode is that the group delay is about 8 µs and so is suitable for fast feedback control loops. The disadvantage is that quite large resources of the FPGA or DSP have to be used for implementing the modulator (the order depending on the noise budget of the specific application). Instead, in PCM mode a group delay of 9 us can be reached if an external digital a group delay of 9 us can be reached if an external digital filter is used limiting the frequency up to 384 kHz, finding an optimum compromise between DSP/FPGA resource utilization and speed requirements for fast control loops. Accurate measurements were performed on the AD1955 regarding noise below 100 Hz and harmonic distortion. In Figure 3 and Figure 4, the THD and the noise spectra below 100 Hz are shown, while the AD1955 is converting in PCM mode at 320 kSPS.

The A/D section is based on Texas Instruments ADS1675, a high performance, 24-bit ADC. It provides wide input bandwidth and high speed with the benefits of conversion to achieve a 103 dB dynamic range and -107 dB THD at 4 MSPS, making it suitable for high speed and accuracy data acquisition. Two digital filters are integrated, offering the possibility to set the frequency response, data rate, bandwidth and settling time. Furthermore, a very compact and flexible serial interface supports LVDS standard, allowing direct connection to the FPGA device, reducing the number of pins and increasing EMC. The analog interface of the ADS1675 requires only an external low-noise and distortion differential amplifier for signal buffering and level shifting, and a high-quality reference voltage with the appropriate driving capabilities. All these features make it ideal for applications demanding high SNR, multiple channels, without a complex front-end signal processing design.

In Figure 5 and Figure 6, the ADC noise spectra and THD are shown; while the ADC is converting at 3.84 MSPS.



17th Int. Conf. on Acc. and Large Exp. Physics Control Systems

Figure 3: In the figure, the DAC is converting a 74.75 Hz sine wave at 320 kSPS, the THD is -118 dB.



Figure 4: measurement of DAC noise (P4 configuration) 3.0 licence when converting zero signal. The lines are a simplified noise model: 0.8e-6/sqrt(f) V/sqrt(Hz) at low frequency and 80 nV/sqrt(Hz) above 100 Hz. Plots include a contribution from the output stage and actual DAC noise can be ВҮ estimated to be slightly below the black line.

#### SYNCHRONIZATION

terms of the CC The A/D and D/A Clock tree is very complex. The mail clock (PPS@100 Hz) - coming from the IRIG-B signal is multiplied up to 10MHz and sent to a PLL distributor that synchronizes this signal with a 491.52MHz SAW oshe cillator - to reduce the phase jitter - and used to feed six under ADCs and, internally divided, six DACs. Moreover, a 100MHz clock enters into the FPGA for synchronizing the used VIRGO timing system and collecting and distributing dig-B ital data via a dedicated optical link. Another 100MHz Clock enters in the FPGA for feeding the transceivers for PCIe. The PPS signals is sent to the AMC connector for work 1 feeding the others Unit housed in the MicroTCA back-. g plane, as others 10MHz and 100MHz clock, so that all the units are synchronized with the same clock. Two PLL disfrom tributors are responsible to generate the clocks needed for the DSP (e.g. for the RAPIDIO). The scheme of the Clock Content tree is shown in Figure 7.

```
WEPHA016
```

8 1100



Figure 5: ADC noise spectra. No signal applied and input closed on a 50  $\Omega$  resistor. The sampling rate is 3.84 MSPS.



Figure 6: ADC THD. A 0.9 FS - 74.75 Hz sinewave is applied at the input of the ADC. The sampling frequency is 3.84 MSPS. The ENOB bit is about 15.8.



Figure 7: Clock tree of the UDSP Unit.

17th Int. Conf. on Acc. and Large Exp. Physics Control Systems ISBN: 978-3-95450-209-7 ISSN: 2226-0358

#### ICALEPCS2019, New York, NY, USA JACoW Publishing doi:10.18429/JACoW-ICALEPCS2019-WEPHA016

#### CONCLUSION

The Advanced VIRGO project has been completed in 2017. A new control electronics to manage the Advanced VIRGO Super Attenuators has been designed and installed into the VIRGO interferometer. The unit is very flexible, modular and suitable for the Advanced VIRGO requirements [6], as well as for a wide range of applications requiring low noise and distortion and powerful signal processing capabilities as well as hard real-time feedback controls.

# ACKNOWLEDGEMENTS

The authors would like to thank all the funding agencies in the project: INFN, CNRS.

#### REFERENCES

- P. J. Sutton, "Searching for gravitational waves with LIGO". J. Phys. Conf. Ser., vol. 110, p. 062024, 2008.
- [2] T. Accadia *et al.*, VIRGO collaboration, "Status and perspectives of the VIRGO gravitational wave detector", *J. Phys. Conf. Ser.*, vol. 203, p. 012074, 2010.
- [3] The VIRGO Collaboration, "Advanced VIRGO Baseline Design VIRGO document", 2009, https://tds.ego-gw.it/ql/?c=6589.
- [4] G. M. Harry, for the LIGO Scientific Collaboration, "Advanced LIGO: the next generation of gravitational wave detectors Class", *Quant. Grav.*, vol. 27, p. 084006, 2012.
- [5] M. Akademia *et al.*, "GW150914: The Advanced LIGO detectors in the era of first discoveries", *Phys. Rev. Lett.*, vol. 116, no. 13, p. 131103, 2016.
- [6] The VIRGO Collaboration, Advanced VIRGO Technical Design Report, VIR–0128A–12, 13 April 2012.

**WEPHA016** 

1101