Mingjie Zhang (Shanghai Institute of Applied Physics)
TUP27
The development of new BPM signal processor at SSRF
106
A BPM signal processor has been developed for SSRF since 2009. It composed of Virtex5 FPGA, ARM board, and 4 125MSPS sampling rate ADCs. Since then, electronic technology has made significant progress. Such as Zynq UltraScale+ MPSoC FPGA contains both hard-core ARM and high-performance FPGA, and ADCs with a sampling rate of 1GSPS have been applied in mass production. A new BPM processor with Zynq UltraScale+ MPSoC FPGA and 1GSPS ADCs is under development at SSRF. Due to the application of new technologies, the processor performance will be significantly improved. The new processor can also meet the needs of ultra-low emittance measurement for the new generation of light sources. This paper will introduce the design of the processor and the relative tests.
Paper: TUP27
DOI: reference for this paper: 10.18429/JACoW-IBIC2024-TUP27
About: Received: 05 Sep 2024 — Revised: 12 Sep 2024 — Accepted: 13 Sep 2024 — Issue date: 11 Dec 2024