# HIGH POWER X-BAND SEMICONDUCTOR RF SWITCH FOR PULSE COMPRESSION SYSTEMS OF FUTURE LINEAR COLLIDERS 

Fumihiko Tamura* and Sami G. Tantawi*<br>Stanford Linear Accelerator Center, Stanford University<br>2575 Sand Hill Rd. Menlo Park, CA 94025, USA


#### Abstract

We describe the potential of semiconductor X-band RF switch arrays as a means of developing high power RF pulse compression systems for future linear colliders. We describe design methodology of high power RF switches, and scaling law which governs the relation between power handling capability and number of elements. The design and implementation of the active waveguide window is presented. The waveguide window is a silicon wafer with an array of four hundred PIN/NIP diodes covering the surface of the window. This waveguide window is located in an over-moded $\mathrm{TE}_{01}$ circular waveguide. The results of low power and high power RF measurements of the active waveguide window are presented. The high power experiment is performed at power levels of several megawatts at X -band.


## 1 INTRODUCTION

High power pulse compression systems are one of the important subsystems in the future linear colliders [1,2] to achieve high gradient in the accelerator structures. Pulse compression systems must have high efficiency and must be reasonably compact. There are several schemes of pulse compression systems [3]. The active pulse compression systems, which employ high power RF switches, are an alternative scheme [3].
Active RF pulse compression systems, which employ high power RF switches, have been studied theoretically in [4] and [5]. These studies showed that active pulse compression systems have higher efficiency and less system size than passive systems.

In this presentation, we develop theory for designing high power RF switches, and show experimental results of PIN/NIP diode array active window.

## 2 SYNTHESIS OF RF SWITCHES

The SPDT (Single Pole Double Throw) systems described here have two designs. Both designs consist of two 3 dB hybrids and active modules. In the first design, the active module is array of SPST (Single Pole Single Throw) switches. In the second design, the module is composed of cascaded phase shifters (see Figure 1).

Each cascaded element of the phase shifter and SPST switch have similar design. The active element consists of a symmetrical three-port tee-junction and an active waveguide window (PIN/NIP diode array window) placed in the third arm of the symmetrical tee-junction. The Smatrix of the elements is given by [6]

$$
S=\left(\begin{array}{ll}
\cos \frac{\zeta-\phi}{2} e^{j\left(\frac{\zeta+\phi}{2}+\alpha\right)} & j \sin \frac{\zeta-\phi}{2} e^{j\left(\frac{\zeta+\phi}{2}+\alpha\right)} \\
j \sin \frac{\zeta-\phi}{2} e^{j\left(\frac{\zeta+\phi}{2}+\alpha\right)} & \cos \frac{\zeta-\phi}{2} e^{j\left(\frac{\zeta+\phi}{2}+\alpha\right)}
\end{array}\right)
$$

where $\theta, \phi$, and $\alpha$ are parameters which characterizes the tee junction and $\zeta$ is the parameter which changes as a function of the change of status of the active windows.

### 2.1 SPST arrays

For SPST switches, $\zeta=\phi$ and $\zeta=\phi+\pi$ is the perfectreflector and match conditions, respectively. With this configuration, input is port 1 and output is port 3 and 4 (in Figure 1) for reverse and forward bias, respectively. Normalized voltage at the active window is given by (with similar procedure to that presented in [6])

$$
V=\frac{2}{\sqrt{n}} \sqrt{\frac{1-2 \cos \theta \cos \phi+\cos ^{2} \theta}{2 \sin ^{2} \theta}}\left|\sin \frac{\Psi_{1}-\Psi_{2}}{2}\right|,
$$

where $\theta$ is a parameter which characterizes the tee junction, $\Psi_{1}-\Psi_{2}$ is reflection phase difference in the third arm between forward and reverse bias status, and $n$ is the number of the tee junction elements.


Figure 1: Synthesis of high power RF switches

[^0]
### 2.2 Cascaded phase shifters

In case of the cascaded phase shifter, the tee junction is designed [6] so that total phase shift of the whole cascade structure is $\pi / 2$ when each element is matched by itself $(\zeta=\phi+\pi)$. When the PIN/NIP diode is forward biased, each element is not matched by itself but the whole cascaded structure is matched, and the total phase shift is 0 and $\pi$ for upper and lower structure respectively. $\zeta$ is chosen for forward biased status as [3]

$$
\begin{gathered}
\zeta_{1}=\phi-2 \arctan \left(\frac{\sin \frac{\pi}{n}}{\cos \frac{M \pi}{n}-\cos \frac{\pi}{n}}\right) \\
M=4 m+4,(\text { total phase shift } 0) \\
M=4 m+2,(\text { total phase shift } \pi)
\end{gathered}
$$

where $m$ is integer and $n$ is number of cascaded elements. With this configuration, input is port 1 and output is port 2 and 4 (in Fig. 1) for reverse and forward bias, respectively. Normalized voltage at the active window is given by [6]

$$
V=\sqrt{\frac{1-2 \cos \theta \cos \phi+\cos ^{2} \theta}{2 \sin ^{2} \theta}}\left|\sin \frac{\Psi_{1}-\Psi_{2}}{2}\right|
$$

where $\theta$ is parameter which characterizes the tee junction, and $\Psi_{1}-\Psi_{2}$ is the reflection phase difference in the third arm between forward and reverse bias status. With large number of elements, $\Psi_{1}-\Psi_{2}$ become smaller, and the maximum voltage $V$ is reduced.

## 3 SCALING LAW

We derive the normalized maximum field at active RF window in the third arm with some approximations. It is given by

$$
E_{\max }=C \sqrt{\frac{R_{s}}{n L_{0}}} \sqrt{\frac{1}{A G}}
$$

where $C$ is a constant, $\pi$ for cascaded phase shifter, and 2 for SPST switch array. This means that the case of the SPST array is better than that of the cascaded phase shifter. In the above Equation, $R_{s}$ is the surface resistivity, $L_{0}$ is the allowable loss, $n$ is the total number of active elements, $A$ is the cross sectional area of the waveguide, and $G$ is a geometrical factor that dependes on the mode and the shape of the waveguide. This scaling law is quite general; it can be used for not only PIN/NIP diode switches but also for laser-driven switches [4] or other kind of active switches.

## Examples

We assume the maximum field limit on the silicon window to be $10 \mathrm{MV} / \mathrm{m}$. Also, we assume that the acceptable loss $L_{0} \cong 2 \%$. With forward bias, the surface resistivity obtained by a maximum carrier density of $10^{17} \mathrm{~cm}^{-3}$ is $R_{s}=4.9 \mathrm{ohm}$. Input power is assumed to be 100 MW.

With $\mathrm{TE}_{10}$ mode active windows in WR90 rectangular waveguides, 24 and 58 elements are needed for SPST array and cascaded phase shifter, respectively. Also, with
$\mathrm{TE}_{01}$ mode active windows in 1.3 inch diameter circular waveguides, 21 and 51 elements are needed for SPST array and cascaded phase shifter, respectively.

## 4 DESIGN AND IMPLEMENTASION OF PIN/NIP DIODE ARRAY WINDOW

The picture of the PIN/NIP diode array active window is shown in Figure 2. The base material is high purity silicon. All doping profile and metallic terminals are radial, i.e. perpendicular to electric field of the $\mathrm{TE}_{01}$ mode. Hence, that effect of doping and metal lines on the RF signal is very small when the diode is reverse biased. P and N type impurities (boron and phosphorus) are doped on front side and backside, respectively. Because all surface currents of the $\mathrm{TE}_{01}$ mode are in the azimuthal direction, a gap for the DC bias voltage is easily designed in RF structure supporting the window. Thus, we avoid the RF chokes needed when using other types of waveguide modes such as the $\mathrm{TE}_{10}$ mode in rectangular waveguides $[8,9]$.

In our design, the diameter of active region is 1.299 inch, and thickness is $220 \mu \mathrm{~m}$. Doping and metalization lines are tapered in width from $25 \mu \mathrm{~m}$ to $3 \mu \mathrm{~m}$. The number of lines is 400 . The coverage factor (the ratio between the are of the diodes to the area of the window) is $10 \%$, and the reflection from the diode lines when the diode is reverse biased is small.

For testing the window, the $\mathrm{TE}_{01}$ mode is excited using a compact high-power $\mathrm{TE}_{10}$ (rectangular) to $\mathrm{TE}_{01}$ (circular) mode converter [5].

The process of building the PIN/NIP diode array window is based on common IC processing.


Figure 2: PIN/NIP diode array window and supporting RF structure

## 5 LOW POWER MEASUREMENT

In low power measurement, waveforms of reflected and transmitted signal from the active window are measured by peak power meter. Current through the active window is measured by current transformer.
We summarize low power measurement results here.


Figure 4: Waveform with zero and forward bias

- Total reflection is 2.41 dB and 0.6 dB , and total transmission is 4.16 dB and 22 dB , with reverse and forward bias, respectively.
- Loss dissipated into the active window is $3 \%$ and $11.5 \%$ with reverse and forward bias, respectively. Loss of $\mathrm{TE}_{01}$ mode converters and the support structure is $1.3 \%$.
- Resultant carrier density in I region is $7 \times 10^{14} \mathrm{~cm}^{-3}$ with forward bias, assuming uniform distribution.
- Switching speed of forward to reverse bias is $2 \mu \mathrm{sec}$. Natural recovery time is more than $10 \mu \mathrm{sec}$. Switching speed is so far limited by external circuit of reverse bias.


## 6 HIGH POWER EXPERIMENT

The schematic diagram of high power experiment is shown in Figure 3. With this setup, up to 15 MW of power with 150 nsec pulsewidth at 11.424 GHz is feed to the active window. The purpose of this experiment is, first, to investigate failure mode of the active window with increasing peak electric field, second, to demonstrate switching capabilities at the power levels of megawatt order.

Avalanche breakdown in the silicon window did not occur at 12 MW input power (transmitted power is 3 MW). However, arcing between aluminium lines on the diode structure occurred at about 5 MW input power. Once arc occurred, the threshold of arcing went down because the surfaces of the aluminium lines were damaged by arcing. This arcing limited the high power operation.

With forward bias, reflected power is 1.7 MW and transmitted power is 61 kW at the 1.84 MW of input power. Transmission modulation is 10 dB .

## 7 DISCUSSIONS

We emphasize that high-purity silicon window can handle high power at the level of multi-megawatt. So far, arcing between aluminium lines limited high power operation. One possibility to prevent this arcing is to embed the aluminium lines inside a layer of SiO 2 . We
also are investigating biasing circuit to improve switching speed.


Figure 3: Schematic diagram of high power experiment

## REFERENCES

[1] 'Zeroth-Order Design Report for the Next Linear Collider', SLAC Report 474, 1996
[2] JLC Design Study Group: ‘JLC Design Study’, KEKReport 97-1, 1997
[3] Sami G. Tantawi et al: 'A Comparison between Pulse Compression Options for NLC', Proc. of PAC99, New York, 1999
[4] Sami G. Tantawi et al: 'Active Radio Frequency Compression using Switched Resonant Delay Lines', Nuclear Instruments and Methods, Sec. A, Vol. 370, No 2-3, pp. 297, Feb, 1996
[5] Sami G. Tantawi et al: ‘Active High-Power RF Pulse Compression Using Optically Switched Resonant Delay Lines', IEEE Trans. on Microwave Theory and Techniques, Vol. 45, No 8, pp. 1486, August, 1997
[6] Sami G. Tantawi and Mikhail I. Petelin: ‘The Design and Analysis and Multi-Megawatt Distributed Single Pole Double Throw (SPDT) Microwave Switches', IEEE MTT-S Digest, p1153-1156, 1998
[7] Sami G. Tantawi et al: 'The Generation of 400MW Xband Pulses at X-band Using Resonant Delay Lines’, IEEE Trans. on Microwave Theory and Techniques, Vol. 47, No. 12, pp. 2359-2546, December, 1999
[8] J. F. White: 'Microwave Semiconductor Engineering', pp. 376, Van Nostrand Reinhold Company, 1982
[9] K. E. Mortenson et al: 'Microwave Silicon Windows for High-Power Broad-Band Switching Applications', IEEE Journal of Solid-State Circuits, pp.413, SC-4, No.6, December, 1969


[^0]:    "Also with Department of Physics, Faculty of Science, University of Tokyo, Tokyo, Japan. F. Tamura is a JSPS Research Fellow. ${ }^{* *}$ Also with Electrical Communications and Electronics Department, Cairo University, Giza, Egypt.

