# HIGH EFFICIENCY, HIGH POWER, RESONANT CAVITY AMPLIFIER FOR PIP-II\*

M. P. J. Gaudreau, N. Butler, D. Cope, P. Gordon, E. Johnson, M. Kempkes, R. Simpson, Diversified Technologies, Inc., Bedford MA, USA

9th International Particle Accelerator Conference IP ISBN: 978-3-95450-184-7 HIGH EFFICIENCY, HIGH POWER FOR I M. P. J. Gaudreau, N. Butler, I M. Kempkes Diversified Technologies Diversified Technologies Diversified Technologies integrated resonant-cavity combined solid-state amplifier for the Proton Improvement Plan-II (PIP-II) at Fermilab. The prototype has demonstrated multiple-transistor com-tining at approximately 70% efficiency, at 675 watts per bining at approximately 70% efficiency, at 675 watts per  $^{2}$  transistor at 650 MHz, with virtually no combining losses. The design simplifies solid-state transmitters to create straightforward scaling to high power levels. A crucial a failure in one or more of these myriad combined transis-tors has negligible performance impact. The design cou-E first transforming to 50 ohms, avoiding the otherwise-<sup>E</sup> necessary multitude of circulators, cables, and connectors.  $\frac{1}{2}$  DTI's design increases the power level at which it is costeffective to employ a solid-state transmitter.

this The cavity-coupled amplifier built by DTI under Phase <sup>2</sup> I of this Small Business Innovation Research (SBIR) Any distribution effort demonstrated the following key attributes which differentiate it from other amplifiers:

- Graceful Degradation
- Simplicity of FET direct-coupling to cavity
- High efficiency through Class-E Type Operation
- Substantially reduced number of RF, electrical, and cooling connectors.

2018). 0 DTI is upgrading the system to accommodate more 8 transistors in each cavity module, in order to build a com-g plete 100 kW-class transmitter in Phase II of this SBIR, which will consist of up to four cavity modules and a which will consist of up to four cavity modules and a the CC BY 3.0 central combiner.

#### **OVERVIEW**

Achieving high power from solid-state amplifiers is onby possible by combining the outputs of multiple transis-Etors. Each transistor is limited to relatively modest power  $\frac{1}{2}$  levels (less than 1000 watts), so hundreds to thousands of devices must be combined to compete with large conventional Vacuum Electron Devices, such as klystrons. In E contrast to phased array radars, where space combining F enables the contribution of thousands of individual, low power amplifiers to create a high power beam, the RF power for accelerators must be available at a single cou- $\Xi$  multiple transistors, while delivering high reliability at an affordable cost are the main  $c^{1}$  Upler to drive the accelerator cavity. Efficiently combining affordable cost, are the main challenges for high power solid-state amplifiers (SSAs).

Binary combining  $(2^N)$  is common at lower power, but

\* Work funded under US DOE Grant No. DE-SC0015780

high total insertion losses rule it out for most accelerator applications. DTI's cavity combiner is a unique form of the so-called N:1 combiner. The amplifier module combines the power of more than 64 transistors in one step. While there are other types of N:1 combiners, they typically require high power RF connectors and water cooling lines for each individual amplifier stage, leading to a level of complexity which scales with output power and total number of transistors. DTI's approach avoids most of this complexity, while the demonstrated graceful degradation feature ensures high reliability.

In this approach, the cavity serves as both a power combiner and also as an integral part of the transistor output matching network. The low output impedance transistors are not matched to an arbitrary 50 ohm impedance level; rather the coupling loop and associated transmission line (when operated in the cavity) operates at a lower impedance level, presenting the optimum load impedance at the drain of the devices. This configuration is simple, has low losses and is responsible for the graceful degradation property.

DTI's design is a radical simplification of high-power, narrow band transistor-based amplifiers, and allows for straightforward scaling to increased power levels (hundreds of kilowatts) at most accelerator frequencies.



Figure 1: Conceptual layout of a high power solid-state transmitter based on four DTI cavity amplifier modules combined in a passive 4:1 cavity combiner. Power level of this concept scales to at least 500 Kw.

In Phase II of this Small Business Innovation Research (SBIR) grant, DTI is building and testing a 100 kilowattclass amplifier by combining up to four of the amplifier modules with associated power supplies [e.g., Fig. 1]. Under our ongoing Phase II effort, DTI is upgrading the system to accommodate over sixty four 500 W transistors in each cavity module to achieve about 40 kW each.

In a related effort, DTI has extended this design from 650 MHz to 1.3 GHz with similar results and hardware performance.

#### CAVITY COMBINING OVERVIEW

The resonant cavity is a well-known means of combining or dividing power. Typically, a cavity has a high unloaded Q, so that intrinsic losses can be very low. With heavy input and output loading, the *loaded* O is much lower, giving good (wide) bandwidth while retaining the intrinsic low conduction losses of the cavity. The specified cavity mode offers a large, well-defined electromagnetic field structure which can be driven simultaneously by many transistors. In principle, various cavity geometry and mode combinations could be used with the cavitycombined amplifier concept. For simplicity, and many practical reasons, a cylindrical design (TM<sub>010</sub> mode) was chosen for the prototypes, though a more complex coaxial or other structure may ultimately be used for a specific market-ready product.

The resonant cavity's ability to accommodate additional transistors without significantly changing the interior magnetic or electric fields by increasing the output coupling allows nearly linear increases in power per transistor and greatly simplifies each power output stage. The combination of many isolated inputs into a single cavity naturally gives a high degree of redundancy and a graceful degradation characteristic. With this design, a failure of one or several of these combined transistors has negligible performance impact. The amplifier module can continue operating stably with no interruption, and the low-level RF control system can simply adjust the drive to keep the accelerator field constant.

This behaviour is important in an amplifier with a large number of transistors integrated into one module. An adequate (excess) number of devices are designed into the amplifier to provide a performance margin for one or more failures.

### High Efficiency Operation

The power amplifier contains the Class-E output circuitry implemented for the transistor. The output cavity coupling circuit incorporates the harmonically-tuned output matching network for the transistor and interfaces directly to the cavity coupling loop. The ideal Class-E waveform allows a large current conduction angle for the transistor while simultaneously minimizing V x I losses in the device. This allows high efficiency and high power to be achieved in the same circuit. Thus Class-E (and related topologies) is superior to Class-AB which achieves high linearity at the cost of efficiency and Class-C which

achieves high efficiency by employing a narrow current (conduction angle) waveform. publisher.

DO and

author(s), title of the work,

maintain

must

work

his

of

bution

distri

. 6

20

licence (

0.0

of

may

work

this v

Content from

The DTI coupling loop topology is ideally suited for push-pull transistors. The output matching network was implemented with transmission-line matching elements via the stripline, stubs and the loop itself.

#### SIMULATION AND DESIGN

The performance of the cavity amplifier was computed analytically and simulated in electromagnetic finite element analyses (FEA) and electronic design automation (EDA) software. The analytic results were useful for initial sizing and performance calculations, and the FEA attribution to the and EDA results were useful for determining precise operating characteristics. Analytic solutions are used to identify the fields and generate the mode spectrum for the basic cavity, but FEA is used to investigate more complex structures incorporating the input and output couplers.

Modelling was been done initially with Maxwell by Ansoft (ANSYS) and is now done in EMPro and ADS by Keysight.

## CLASS-E CIRCUIT DESIGN

A Class-E type tuning network was selected due to the large parasitic inductance of the drain connection to the transmission line (~2 nH per side) and the large output capacitance (~200 pF per side) intrinsic to high power RF LDMOS transistors. The effects of the large output capacitance and parasitic inductance can be resonantly tunedout by presenting a capacitive load at the transformed end of the transmission line such that the transistor output capacitance, parasitic inductance, and capacitive transmission line load are able to efficiency resonate power out of the transistor.

Class-E circuitry approximates a square voltage waveform at the transistor drain by adding 3rd harmonic resonant tuning in the output circuitry. A classic Class-E circuit presents a partially inductive impedance to the drain at the fundamental, creating a phase shift of about 50 degrees between the total drain current and voltage. This M phase shift determines the point at which the load current is diverted from the transistor conduction channel to the transistor output capacitance. The phase shift along with the real loading resistance is chosen such that the capacitor voltage drops to zero before the switch turns on and such that the capacitor voltage rises slowly when the switch turns off, thereby minimizing switching losses. Ideally a resonant tank at the load presents a short circuit at the load to all the harmonics, and the quarter-wave transmission line transforms these shorted harmonic impedances to a short circuit at the drain for the even harþ monics and an open circuit to the drain for the odd harmonics.

In the cavity-coupled circuit, the impedance at the coupling loop is initially an inductance L<sub>loop</sub> with an equivalent cavity loading resistance RL in parallel. A capacitance stub was then added at the coupling loop to properly tune the impedance at the loop such that the transformed

9th International Particle Accelerator Conference ISBN: 978-3-95450-184-7 DOI.

and impedance at the drains can efficiently resonate power out of the transistor.

publisher, Based on the range of impedance values presented by the loaded cavity at the coupling loop, it was determined that a coupling loop impedance of RL = 40, L = 2 nH was work. e quarter wave transmission line, it was found that a capaci-tive stub with capacitance ~8 pF was near optimal for presenting a Class-E type inductance load.

#### **EXPERIMENTAL RESULTS**

author(s). We extensively measured the transistors' performance outside of the cavity, with a cavity equivalent load to <sup>R</sup> outside of the cavity, with a of better model the parasitic com tuning technique for efficient op input matching network was de across a broad frequency range. The tuning stubs were then ter better model the parasitic components, and design the tuning technique for efficient operation in the cavity. The input matching network was designed for a good match

The tuning stubs were then tested and found to conform to the simulations. Once the transistor was properly char-gaterized outside of the cavity it was placed back into the cavity. Figure 2 shows the progression of power and effi- $\frac{7}{6}$  ciency for 1 to 4 coupled transistors, which achieved over  $\frac{7}{6}$  650 W per transistor at approximately 70% efficiency. 650 W per transistor at approximately 70% efficiency. work

#### **100 KW SSA CONSTRUCTION**

of this The next step is to build a complete 100 kW-class transmitter utilizing multiple cavity amplifier modules. listribution The medium power outputs will be combined using a passive cavity combiner [e.g., Fig. 3]. This SSA will operate at 650 MHz as required for PIP-II and other ad-≥vanced linear accelerators, though the concept is readily scalable to other frequencies (as we recently demonstrated ∞ at 1.3 GHz).

20] The modules consist of two "bolt-circle" diameters of le transistors on each endwall. A set of eight or more slots in geach bolt circle allows sixteen or more total coupling bloops, each driven by one or more transistors. Our effort at 1.3 GHz successfully demonstrated driving each coupower output of 600 watts per transistor, four transistors goal of 25 kilowatts per module with at least one redunant device, allowing N+1 redundancy and graceful dega radation of output power in the event of a random transisis tor failure. The cavity amplifier module mechanical deg tion with improved RF joints and cooling. The outputs of the 40 kW closer atails will also be upgraded for high average power opera-

The outputs of the 40 kW class modules will be comcavity with four  $3\frac{1}{8}$ " coaxial inputs and one larger coaxial output. FEA modeling will be a final ages

ages and currents in the passive cavity combiner and on this the high power coupling loops. It is expected that the rom passive cavity may require purging or pressurization with dry air to prevent breakdown.



Figure 2: Improved Phase I Class-E cavity output vs. Number of Transistor Inputs.

#### **CONCLUSION**

DTI has demonstrated the efficiency and scalability of this cavity combiner design, and is working to optimize its performance under Phase II of our SBIR grant from the Department of Energy. Moving forward, we believe that this technology will provide significant life cycle cost savings for existing and planned accelerator systems, in three areas : high reliability (much greater than klystrons); improved efficiency (lower electrical power costs); simplified drive electronics (no need for high voltage power supplies or modulators); and minimized RF and thermal connections. Our plan is to demonstrate a 100 kW RF combiner in 2019.

This work is funded in part by a Department of Energy Phase II SBIR Grant (DE-SC0015780), and the cavity combiner design is patent pending.



Figure 3: Arrangement of 100 kW-class transmitter based on four cavity amplifier/combiner modules.

Content WEPMF065

2520