# CYCLOTRONS BASED FACILITIES FOR SINGLE EVENT EFFECTS TESTING OF SPACECRAFT ELECTRONICS

V.S. Anashin<sup>†</sup>, P.A. Chubunov, A.S. Bychkov, A.E. Koziukov, ISDE, Moscow, Russia I.V. Kalagin, S.V. Mitrofanov, JINR, Dubna, Russia

#### Abstract

Space radiation is the main factor limiting the operation time of the onboard equipment of the spacecraft due to the radiation effects occurring in the electronic components. With a decrease in the size of semiconductor structures, the sensitivity to the effects of individual nuclear particles increases and hitting one such particle can cause an upset or even failure of a component or system as a whole. Since the phenomenon occurs due to the impact of a separate particle, these radiation effects are called Single Event Effects (SEE). To be sure that the electronic component is operational in space, ground tests are necessary. SEE tests are carried out on test facilities that allow accelerating heavy ions from C to Bi to energies from 3 to a few dozen MeV/A. Cyclotrons are best suited for this purpose. In this paper, the installations created by request of ISDE based on the cyclotrons of FLNR JINR are described.

#### **INTRODUCTION TO THE SEE TESTING**

Space ionizing radiation consists of Earth's radiation belts, galactic cosmic rays and solar energetic particles. Their effect results in different effects in semiconductor microelectronic components. Figure 1 shows the variety of cosmic radiation, its composition and the types of radiation effects it induce.



Figure 1: Types of space radiation.

The physical mechanism of interaction between a semiconductor structure and a heavy ion and a proton is illustrated in Fig. 2. The ion induces direct ionization while the proton induces secondary ionization due to knocking out atoms of the semiconductor material.





Figure 2: Mechanism for heavy ion and proton SEU effect.

In the figures below you can see examples of the electronic components failure as a result of heavy ions exposure.



Figure 3: Examples of electronic components failure.

Table 1 represents a classification of heavy ion induced single event effects

| Table | 1: | SEE | Classi | fication |
|-------|----|-----|--------|----------|
|       |    |     |        |          |

| Type /<br>Subtype                               | Description                                     | Impact                 | Sus-<br>cepti-ble<br>Elec-<br>tronics    |
|-------------------------------------------------|-------------------------------------------------|------------------------|------------------------------------------|
| SEU (Sin-<br>gle Event<br>Upset) /<br>MBU (mul- | Upset in a<br>regular<br>logic as a<br>bistable | Recoverable<br>failure | Storage<br>and Logi-<br>cal De-<br>vices |

| tiple-bit<br>upset),<br>MCU (mul-<br>tiple-cell<br>upset),<br>SMU (sin-                             | structure<br>information<br>loss, in-<br>cluding<br>multiple                                                                    |                                                                  |                                                           | gle Event<br>Transient)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | reaction<br>(current or<br>voltage<br>pulses in<br>output<br>circuit)                                        | failure                                                                                                      | Devices<br>prevalent                                                                                                                                        |
|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| gle-word<br>multiple-bit<br>upsets)<br>SEDU<br>(Single<br>Event De-                                 | Single bit                                                                                                                      | Destructive                                                      | Storage<br>and Logi-                                      | SESB (Sin-<br>gle Event<br>Snapback)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Parasitic n-<br>p-n transis-<br>tor occur-<br>rence in n-<br>channel<br>(Secondary                           | Destructive<br>failure                                                                                       | N-<br>channel<br>MOS and<br>SOI tran-                                                                                                                       |
| structive<br>Upset)                                                                                 | corruption                                                                                                                      | Failure                                                          | cal De-<br>vices                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | breakdown<br>effect)                                                                                         |                                                                                                              | SISTORS                                                                                                                                                     |
| SEL (Sin-<br>gle Event<br>Latch-up)                                                                 | Radiation<br>latching<br>induced by<br>turning on<br>a parasitic<br>thyristor-<br>like struc-<br>ture                           | Recoverable<br>effect with<br>possible<br>destructive<br>failure | CMOS,<br>BiCMOS                                           | SEE testing is carried out with: Ion accelerator (domi-<br>nating), Proton accelerator, Laser simulator (result cali-<br>bration on the ion or proton accelerators is necessary!).<br>Guidelines using for SEE testing: "Methods of high en-<br>ergetic protons and heavy ions radiation testing of digital<br>VLSI ICs performed on charged particles accelerators",<br>"Methods of high energetic protons and heavy ions radia-<br>tion testing of analog and mixed ICs performed on<br>charged particles accelerators", "Methods of high energet-<br>ic protons and heavy ions radiation testing of power<br>MOSFETs performed on charged particles accelerators",<br>"Methods of ICs radiation hardness characteristics calcu-<br>lation in the results of heavy ion facility direct experi-<br>ments", Typical Test Procedure for corresponding type of<br>facility: "SEE test procedure for Roscosmos Test Facili-<br>ties with the use of U-400 and U-400M accelerators" (All<br>documents are based on MIL-STD-833, ASTM F1892,<br>ESCC 25100 and detail them).<br>Typical SEE Test Procedure included: Studying the fea-<br>tures of the test object, possible effects, Selection of the<br>electrical parameters for monitoring and irradiation<br>modes, the choice of test and measuring equipment; Test |                                                                                                              |                                                                                                              | rator (domi-<br>(result cali-<br>:essary!).<br>s of high en-<br>ng of digital<br>ccelerators",<br>y ions radia-                                             |
| SEHE<br>(Single<br>Event Hard<br>Error)                                                             | Microdose<br>effect (lo-<br>cal energy<br>deposition<br>in a sensi-<br>tive volume<br>with fol-<br>lowing<br>dose fail-<br>ure) | Recoverable<br>or destruc-<br>tive failure                       | Storage<br>elements<br>and Logi-<br>cal De-<br>vices      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                              |                                                                                                              | rformed on<br>iigh energet-<br>g of power<br>ccelerators",<br>istics calcu-<br>irect experi-<br>ding type of<br>Test Facili-<br>erators" (All<br>STM F1892, |
| SEFI (Sin-<br>gle Event<br>Functional<br>Interrupt)                                                 | Function<br>Interrupt<br>Effect                                                                                                 | Operation<br>failure                                             | Complex<br>Devices                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                              |                                                                                                              | ying the fea-<br>ection of the<br>irradiation<br>ipment; Test                                                                                               |
| SEB (Sin-<br>gle Event<br>Burnout)                                                                  | Burnout<br>effect in<br>power<br>MISFETs,<br>caused by<br>opening of<br>parasitic                                               | Destructive<br>failure                                           | High-<br>voltage<br>transistors                           | Plan Development and Agreement with Customer; I<br>Identification (incl. electrical measurements); Sampl-<br>Preparation (Decapsulation); Test Setup Design (PCB<br>Test Software Development; Test Setup Adjustment ar<br>Trial Run; Test Setup Assembling in Irradiation Chambe<br>Irradiation Process; Test Results Calculation and Interpr<br>tation; Test Report Development.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                              | astomer; lot<br>s); Samples<br>sign (PCB);<br>ustment and<br>on Chamber;<br>and Interpre-                    |                                                                                                                                                             |
|                                                                                                     | bipolar<br>transistor                                                                                                           |                                                                  |                                                           | SEE facilit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TEST FA                                                                                                      | <b>CILITY</b><br>FNRL JINR acc                                                                               | elerators are                                                                                                                                               |
| SEDR<br>(Single<br>Event Die-<br>lectric<br>Rupture) /<br>SEGR<br>(Single<br>Event Gate<br>Rapture) | Dielectric<br>rupture<br>effect/ Gate<br>dielectric<br>rupture<br>effect in<br>MISFETs                                          | Destructive<br>failure                                           | High-<br>voltage<br>devices<br>with<br>MOS-<br>structures | used for ele<br>shown in Fig<br>listed in Table<br>The scanni<br>area from 4÷<br>ty (figs. 5 and<br>Figure 7 s<br>chamber.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ctronic compor<br>g. 4. Specificati<br>e 2.<br>ng system provi<br>10 cm to 11.5÷2<br>16).<br>shows the typic | nents testing. The<br>ions of the test re-<br>ides an increase of<br>20 cm with min. In<br>cal configuration | ne layout is<br>facilities are<br>of irradiation<br>conuniformi-<br>of the test                                                                             |
| SET (Sin-                                                                                           | Ionizing                                                                                                                        | Short-time                                                       | Analog                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                              |                                                                                                              |                                                                                                                                                             |



Figure 4: General structure of the SEE test facilities based on ion sources. Green for JINR; Beige for ISDE.



Figure 5: Beam transfer channel layout. 1– slide gate; 2– bending magnet; 3– diaphragm; 4– X-axis magnetic scanner; 5– Y-axis magnetic scanner; 6– degraders; 7– luminophore; 8– Faraday cup; 9– slide gate; 10– target node; 11– beam monitoring system.



Figure 6: Beam modification system. 1-X-axis magnetic scanner; 2-Y-axis magnetic scanner.



Figure 7: Vacuum test chamber. 1– rotary support frame; 2– conductive heating and cooling device; 3– PCB with a DUT; 4– flexible online detectors; 5– webcam; 6– non-contact heater; 7– beam monitoring system 8– DUT/measuring instrumentation interfaces.

Table 2: Basic Technical Features of the SEE Test Facilities Based on Ion Sources

| Technical<br>features                                 | IS OE<br>PP (LE)                          | IS OE VE-M (HE)                                | IS OI<br>400-N<br>(LE)                  |  |
|-------------------------------------------------------|-------------------------------------------|------------------------------------------------|-----------------------------------------|--|
| Ion source                                            | Cyclo-<br>tron U-<br>400M<br>FLNR<br>JINR | Cyclotron U-<br>400M FLNR JINR                 | Cyclo-<br>tron U<br>400<br>FLNR<br>JINR |  |
| Energy,<br>MeV/nucle<br>on                            | 36                                        | 15 40 (60 for<br>light ions)                   | 39                                      |  |
| Flux densi-<br>ty, parti-<br>cle/(cm <sup>2</sup> ×s) | 10 10 <sup>5</sup>                        | 10 10 <sup>5</sup> (10 <sup>4</sup> for<br>Bi) | 10<br>10 <sup>5</sup>                   |  |
| Nonuni-<br>formity, %                                 | ± 15                                      | ± 10                                           | ± 10                                    |  |
| Ions                                                  | C, O,<br>Ne, Ar,<br>Fe, Kr,<br>Xe, Bi     | Ne, Ar, Kr, Xe<br>(C, O, Fe, Bi)               | C, O,<br>Ne,<br>Ar,<br>Fe, Kr<br>Xe, B  |  |
| LET (Si),<br>MeV $\times$ cm <sup>2</sup> /mg         | 1100                                      | 1 98(with using degraders)                     | 1<br>100                                |  |
| Range in<br>Si, µm                                    | > 30                                      | 1302000                                        | > 30                                    |  |
| Irradiation area, mm                                  | 200 x<br>200                              | Ø 60 (Ø 40 for Bi)                             | 150 x<br>200                            |  |
| Operation-<br>al pressure,<br>Pa                      | 2,2 x<br>10 <sup>-3</sup>                 | Forevacu-<br>um/atmosphere                     | 2,2 x<br>10 <sup>-3</sup>               |  |
| Vacuum<br>pumping<br>time, min                        | 6                                         | 5/0                                            | 8                                       |  |

| Tempera-<br>ture range,<br>°C | -40<br>+125 | -40 +125 | -40<br>+125 |
|-------------------------------|-------------|----------|-------------|
| C                             |             |          |             |

IC tests are performed in at a temperature from minus 40 to 125 °C with the help of special equipment. Heating and cooling is carried out through thermal contact between a DUT and several thermoelectric coolers (TEC) on Peltier elements (Fig. 8)



Figure 8: Heating and cooling facility

## HEAVY-ION FLUENCE DETERMINA-TION PROCEDURES

The fluence evaluation method is quasi-on-line (on-line - scintillators, off-line – track detectors) and yet it shows excellent accuracy.

On-line detectors are used to determine the moment for stopping the irradiation after the fluence reaches  $>10^7$  (3x10<sup>5</sup> for Power MOSFETs).

To obtain a precise value, the track detectors placed close to the DUT are used.

For operational evaluation of ion fluence in the DUT location the K coefficient is determined. K interrelates fluence according to track detectors ( $\Phi_{track detectors}$ ) and dimensionless quantity characterizing ion fluence according to data from online monitoring counters ( $\Phi_{count}$ ).

$$\Phi_{\text{track detectors}} = \mathbf{K}^* \, \Phi_{\text{coun}}. \tag{1}$$

The methodology of fluence determination consists in a TD positioning close to the DUT (Fig. 9), irradiation, chemical etching of the TD after irradiation, holes calculation and determination of the true fluence value in the TD location or all over the beam profile, and nonuniformity determination.



Figure 9: DUT Position

Based on the data obtained, a map of nonuniformity was plotted (Fig. 10). The typical shape of the ion beam is in the form of a "Gaussian" curve with a "plateau" that is clearly distinguished in the central region of irradiation.



Figure 10: Beam profile with designated zones of nonuniformity.

Based on the map of nonuniformity, it can be concluded that in almost the entire irradiation area (150x200 mm) a nonuniformity of no more than 30% is provided. However, regardless of the entire irradiation field nonuniformity in the standard zone (100x150 mm) of the samples location (Fig. 11), the nonuniformity does not exceed 10%.

# ION BEAM CHARACTERISTICS DE-TERMINATION

For determination of the ion energy, the Time of Flight technique is used (Fig. 12).

The energy measurement method based on one-to-one correspondence between the kinetic energy  $E_k$  and the particle velocity v.



Figure 11: Beam profile with recommended sample area.

Energy measurements are performed once after ion ejection (may be repeated if required).

This method provides energy determination with up to 2% accuracy.



Figure 12: Beam profile with designated zones of nonuniformity. 1 – bending magnet; 2 - X - Y magnet modification system; 3 – degrader foils set; 4 – Scintillation detectors TOF; 5 – Scintillation detectors; 6 – DUT.

### DIRECTIONS FOR THE DEVELOPMENT OF TEST FACILITIES

Improvement the accuracy of technical characteristics. Creation of on-line beam monitoring system (energy, nonuniformity, flux, fluence, etc.).

Creation of test facilities with milli- and micro- beams for fundamental investigations.

Creation of technological bench for ensuring decapsulation of electronic components.

Creation of new test facilities based on accelerators that exist or under development in JINR.

## CONCLUSION

ISDE in collaboration with JINR operates the modern high-quality SEE Test Facilities, which allow to make the best use of up to 4000 hours of the test time per year and provide tests of electronic components of all functional classes to all types of radiation effects, taking into account the specific technical features.