AUTOMATIC GENERATION OF SEU-IMMUNITY FOR FPGA BASED ELECTRONICS FOR ACCELERATORS

M. Grecki, DESY, Hamburg, G. Jablonski, W. Jalmuzna, D. Makowski, DMCS-TUL, LODZ

Abstract

The modern accelerator control systems nowadays are build using digital technology based on FPGA circuits. However, digital circuits working in radioactive environment are exposed to disturbing effects, in particular neutron radiation causing SEU (Single Event Upset). The countermeasure is a redundancy in circuit that allow to detect and correct errors caused by radiation. Unfortunately CAD software provides no support to automatically include required redundancy in the FPGA project. Moreover, optimization procedures remove redundant parts and special effort must be made to prevent that. The paper presents a software environment to process VHDL description of the circuit and automatically generate the redundant blocks together with voting circuits. The generated redundancy uses Triple Module Redundancy (TMR) scheme. It also supports the VHDL simulation with SEUs in order to enable identification of the most sensitive components. Since the TMR is costly, the designer can indicate which parts of the circuit should be replicated basing on the results of simulation.

INTRODUCTION

The XFEL (X-Ray Free Electron Laser) machine [1] will be built in the next few years at DESY Hamburg. It will be built with single tunnel and the control electronics will be placed in the close proximity to the accelerator pipe. Therefore electronic circuits will be exposed to gamma and neutron radiation. While gammas reduce the lifetime of the circuits neutrons can cause the temporary malfunction during circuit operation [2].

The temporary effects (Single Event Effects - SEE) are caused by charged particles energetic enough to ionize the semiconductor by generating excessive electron/hole pairs [2]. However, also neutrons can generate SEE indirectly through neutron capture initiated nuclear reaction resulting in emission of charged particle [3]. The typical nuclear reaction of neutron and nucleus of boron $^{10}B$ (about 20% of boron commonly used as silicon dopant) creates $\alpha$ particle energetic enough to ionize the semiconductor on the way through (the typical range of $\alpha$ particles in silicon is several microns). Those ionized areas of semiconductor can conduct electric current until the excessive electric carriers recombine and thus random parts of the electronic circuits can be exposed to current pulses disturbing normal operation. Most of the SEEs are temporary but in some cases SEE can cause permanent (but reversible after power turn-off/turn-on cycle) Single Event Latchup (SEL) or even non-reversible Single Event Burn-out.

The Single Event Transients (SET) [4] caused by temporary ionization of the semiconductor resulting in current pulses can propagate through the circuit logic and generate faulty signals. These disturbances are only temporary and after a short period (usually below a nanosecond) the SET vanishes. Different situation occurs when the SET is locked in a data storage component (flip-flop, register or memory). In such a case the SET is no longer temporary, but permanently changes information stored in the affected component (Single Event Upset) [5], however restoring information to the previous state recovers normal operation of the circuit.

It should be mentioned that in the case of SRAM-based FPGAs SEUs can occur not only in the working registers and memory but also in the configuration memory [6]. The SEU in the configuration memory can change both the functionality of the FPGA cell and the programmable connections between them.

AUTOMATIC TMR GENERATION FOR FPGA BASED CIRCUITS

The control for XFEL will use sophisticated digital systems based on FPGAs and DSPs [7]. They are sensitive to SEUs and therefore require additional countermeasures to assure their uninterruptible and reliable operation in in radioactive environment. One of the method is to provide redundancy in hardware and software [8]. The TMR is commonly used for hardware. This method assumes that even in case of single error in one of the three identical modules it is possible to calculate the proper output signal. However the multiplication of the whole circuit means that resource utilization increases also 3 times and more. Therefore the most critical parts of the circuit should be identified and only these parts should be multiplicated in order to save the precious resources of FPGA (Fig. 1).

In order to identify them it is necessary to perform simulation of the circuit operation together with SEUs. The interactions between elementary particles and semiconductor crystal, that is a source of SEUs, have a random nature described by density of probability. The simulation of SEUs is usually performed on microscopic level with application of physical based, multi dimensional models of semiconductor device [5]. Such tools are very valuable when the device is optimized for radiation hardness in the factory but are useless for the designers of the systems based on FPGAs and microprocessors.

The method for simulation of the digital system together
with SEU generation using common languages and simulation tools is described in [9]. It requires a tiny modification of the VHDL description and application of SEUSIM library including the necessary functions. The modification can be made automatically basing on the analysis of the source code. The special CAD environment was developed to facilitate the process. For syntactical analysis of VHDL source code the VHDL parser and analyzer SAVANT [10] is used. It parses the source file and creates the objects tree of VHDL primitives: statements, expressions, etc. All these information are translated into the AIRE (Advanced Intermediate Representation with Extensibility) format and exported as an xml file. Finally, the HaOS (Hardware Operating System) computer program analyses this data identifying the flip-flops signals and make modifications to their assignment statements causing SEUs to be randomly generated and effecting the information stored in flip-flops. The modified source code can be compiled and simulated by commonly used VHDL simulators (ModelSim, Active-HDL, gHDL).

The designer decides which parts of the whole circuit are the most critical basing on simulation results. The HaOS program supports the designer with special GUI with the tree view of the circuit that allows to chose and mark the parts for TMR multiplication (Fig. 2). These parts (components, processes, signals) are triplicated automatically and all necessary additional logic (voting circuits) are created during the final code generation. That means that designer can develop the circuit without thinking about TMR and finally when the circuit has all functionality implemented and debugged the TMR can be automatically generated and added. Current version of the HaOS program creates only the spatial redundancy. Future plans are to include also the temporal redundancy. It will allow to choose between slower but occupying less surface time redundancy and faster but more expensive in the term of resources spatial TMR.

**IMPLEMENTATION OF LLRF CONTROLLER**

In order to check the efficiency of the proposed method and tools the LLRF (Low Level Radio Frequency) controller [11] was implemented without and with TMR and the results of both implementations were compared.
controller is a complex digital design. It consist of several modules: global control, clock generation, timing, data acquisition system and computational pipe. Additional modules provide interfaces through optical transmission and VME bus.

The implementation of the controller in Virtex 2 Pro FPGA chip without any TMR gives the results collected in Table 1. It is clearly visible that simple triplication of the whole controller will occupy more resources than it is available in single FPGA chip (utilization over 100%). The most critical (and most complex too) module in the controller is computational pipe.

The computational pipe block was marked for TMR multiplication by designer. After pressing the button “Generate Redundant Circuit” the program instantiated the 3 identical copies of computational pipe block. Then all the outputs from this blocks were connected automatically to the voting circuits. The outputs of the voting circuit were attached to the places where outputs from computational pipe block were connected before. The voting circuits were also added automatically. In order to prevent optimizer from combining together the triplicated modules one of the input signals was also triplicated (“start processing” signal was chosen for that) and gated with three independent external logical signals (called TMR1, TMR2, TMR3). During circuit operation all this three TMRx signals should be set to ‘1’ making the gates transparent. However during implementation the hardware compiler must treat this signal separately and that prevents from optimizing out the redundant modules.

The resource consumption for implementation of the controller with TMR is collected in Table 2. The computation block was really triplicated (the number of multipliers increased 3 times) but other resources increase is not in scale. Thanks to that it was possible to still fit the design in single FPGA chip.

Table 1: Device utilization summary (2vp30ff1152-6) for controller without TMR

<table>
<thead>
<tr>
<th>Resource</th>
<th>used</th>
<th>out of</th>
<th>percent</th>
</tr>
</thead>
<tbody>
<tr>
<td>Slices</td>
<td>5288</td>
<td>13696</td>
<td>38</td>
</tr>
<tr>
<td>Slice Flip Flops</td>
<td>5366</td>
<td>27392</td>
<td>19</td>
</tr>
<tr>
<td>4 input LUTs</td>
<td>8307</td>
<td>27392</td>
<td>30</td>
</tr>
<tr>
<td>BRAMs</td>
<td>84</td>
<td>136</td>
<td>61</td>
</tr>
<tr>
<td>MULT18X18s</td>
<td>45</td>
<td>136</td>
<td>33</td>
</tr>
</tbody>
</table>

**CONCLUSION**

The paper presents the CAD environment for automatic implementation of TMR in FPGA circuits. The TMR implementation of the LLRF controller allows to control the RF field in the cavities even if one copy of computational pipe does not work or work erroneously and even when the external interfaces do not work. The HaOS environment is an easy to use tool even for not experienced designers.

Table 2: Device utilization summary (2vp30ff1152-6) for controller with TMR in computation pipe

<table>
<thead>
<tr>
<th>Resource</th>
<th>used</th>
<th>out of</th>
<th>percent</th>
</tr>
</thead>
<tbody>
<tr>
<td>Slices</td>
<td>10410</td>
<td>13696</td>
<td>76</td>
</tr>
<tr>
<td>Slice Flip Flops</td>
<td>10148</td>
<td>27392</td>
<td>37</td>
</tr>
<tr>
<td>4 input LUTs</td>
<td>18520</td>
<td>27392</td>
<td>67</td>
</tr>
<tr>
<td>BRAMs</td>
<td>92</td>
<td>136</td>
<td>67</td>
</tr>
<tr>
<td>MULT18X18s</td>
<td>135</td>
<td>136</td>
<td>99</td>
</tr>
</tbody>
</table>

It allows to add TMR to the ready to use and debugged project in a simple way while still giving the designer the full control what parts should be triplicated.

**REFERENCES**


