This contribution will describe the new orbit system foreseen for the Antiproton Decelerator (AD) located at CERN. The AD decelerates antiprotons from 3.57 GeV/c down to 100 MeV/c, with an intensity ranging from 1×10^7 to 5×10^7 particles. The orbit system developed is based on 34 horizontal and 29 vertical electrostatic beam position monitors (BPMs) fitted with existing low noise front-end amplifiers. After amplification, the BPM signals will be digitized and down-mixed to baseband, demodulated and filtered before computation to extract the position. The digital acquisition part of the orbit measurement system is based on the VME Switched Serial (VXS) enhancement of the VME64x standard and includes VITA57 standard FPGA Mezzanine Cards (FMC). The system is foreseen to measure complete orbits every 2.55 ms with a resolution of 0.1 mm.

### ABSTRACT

AD ring is a synchrotron where ~3x10^10 antiprotons are injected at 3.57 GeV/c and extracted at 100 MeV/c.

- The AD revolution frequency (f_0) varies from 1.59 MHz down to 174.5 kHz.
- Present orbit system is a multiplexed system with limited timing performance (complete orbit measurement every 1.2 s).
- New requirement of orbit measurement on deceleration ramps involves a parallel acquisition of BPM signals.
- New system will use the same 63 BPMs and head amplifiers of the present orbit system.
- The aim is to measure complete orbits every 2.55 ms with a resolution of 0.1 mm.

**INTRODUCTION**

- Two VME-VXS crates with 17 VXS-DSP-FMC carriers.
- A timing module (CTRIV) provides the triggers related to the AD cycle.
- Digitization of the BPM signals by 32 FMC-ADC boards.
- Generation of analogue calibration signals by a FMC-SDDS board.
- Common RF clock (programmable higher harmonic of f0) and a pulsed TAG signal (fTAG) synchronise all boards in the system.
- RF-clock/TAG generation by a FMC-MDDS board from f0.
- M1 carrier DSP calculates f_0 during the AD cycle from the value of the magnetic field (Btrain) of the main dipole.
- VXS switch boards are used to distribute the RF clock/TAG signal and for the communication among VXS-DSP-FMC carriers (100 MSPS/32 bits).

**DIGITAL ACQUISITION SYSTEM**

- Each VXS-DSP-FMC carrier accommodates a DSP (ADSP-21368) and two FPGAs.
- The DSP implements the core data treatment and overall system control. Three different DSP roles (M1, M2 and S1-S5).
- The Main FPGA (XCV5LVX110T) implements the essential infrastructure for the system communication and data exchange.
- The FMC FPGA (XCV5LVX50T) performs data processing such as the Digital Down Conversion (FMC-DDC) for the FMC-ADC.
- The DDC firmware converts the selected beam revolution harmonic into a baseband I/Q signal.

**ORBIT MEASUREMENTS**

- The analogue front-ends will deliver RF difference and a sum signal for each BPM, i.e. 126 signals, which will be digitized and down converted to baseband.
- Depending on the level of RF induced EMI, the measurements will be carried out using the first or second harmonic of the beam signal.
- After low pass filtering and decimation of the complex I/Q data the positions are calculated according to:

\[
\Delta \theta(t) = \left[ \frac{1}{\Delta \tau_{\text{off}}} \right] \left( \frac{f_0}{f_{\text{TAG}}} \right) \left( f_{\text{TAG}}(t) - f_{\text{TAG}}(t - \Delta \tau_{\text{off}}) \right) \cdot \Delta P \cdot \text{BPM off}
\]

- The digital acquisition system includes a calibration procedure to obtain the calibration parameters required to calculate the position (\Delta \theta_{\text{off}} and \Delta \tau_{\text{off}}).

**SYSTEM STATUS AND TESTS**

- Most of the hardware required for the system is already produced, tested and installed.
- New AC-coupled low-noise version of the FMC-ADC board under development (noise density level below 10 nV/√Hz).
- DSP firmware for each VXS-DSP-FMC carrier is already developed.
- FPGA firmware upgraded to allow communication of up to 32 VXS-DSP-FMC carriers via the VXS.
- The specifications for the software have been written and the final software is currently being developed.
- A prototype version of the system is currently being tested in AD with beam.
  - A VXS-VME crate holding the M1 carrier, the M2 carrier, another six (S1-S6) slave carriers and a CTRIV timing module.
  - The aim is to acquire data from all vertical BPMs and test all the features of the final system in real conditions.
  - A position signal with a resolution better than 0.1 mm is obtained during the first flat top/deceleration ramp in the AD cycle (from 35 s onwards) corresponding to the time when the beam is bunched.
  - A position measurement for the vertical plane of all BPMs during the first flat top (37.72 s) has been acquired (blue line) and agrees with the measurement from the current orbit system (green line).
  - The discrepancies between the two systems are currently being investigated.

**CONCLUSIONS**

The design of the new orbit system for AD has been presented. It will use the same 63 BPMs and the head amplifiers than the current orbit system. A new digital acquisition system based on in-house developed hardware will digitize and process the BPM signals to obtain an orbit measurement with a resolution of 0.1 mm every 2.55 ms. The 17 VXS-DSP-FMC carriers and the 34 FMC daughter boards used will be accommodated in two VME-VXS crates for acquiring the horizontal and the vertical BPM signals. The majority of the hardware is already produced and tested, with a new low noise FMC-ADC board under development. Tests with a prototype version of the final orbit system are currently being carried out with beam in the AD, with the final orbit system foreseen to be commissioned by the end of 2015.